This is a Demo Server. Data inside this system is only for test purpose.
 

Model Based Testing of VHDL Programs

dc.author.wosidAyav, Tolga/B-6369-2012
dc.author.wosidTuglular, Tugkan/AAI-8008-2020
dc.authoridAyav, Tolga/0000-0003-1426-5694
dc.authoridTuglular, Tugkan/0000-0001-6797-3913
dc.contributor.authorAyav, Tolga
dc.contributor.authorTuglular, Tugkan
dc.contributor.authorBelli, Fevzi
dc.contributor.authorTuğlular, Tuğkan
dc.contributor.authorAyav, Tolga
dc.contributor.otherBilgisayar Mühendisliği Bölümü
dc.date.accessioned2023-10-30T08:17:42Z
dc.date.available2023-10-30T08:17:42Z
dc.date.issued2015
dc.departmentIzmir Institute of Technology İYTEen_US
dc.department-temp[Ayav, Tolga; Tuglular, Tugkan; Belli, Fevzi] Izmir Inst Technol, Dept Comp Engn, TR-35430 Urla Izmir, Turkeyen_US
dc.descriptionAyav, Tolga/0000-0003-1426-5694; Tuglular, Tugkan/0000-0001-6797-3913en_US
dc.description.abstractVHDL programs are often validated by means of test benches constructed from formal system specification. To include real-time properties of VHDL programs, the proposed approach first transforms them to concurrently running network of timed automata and then performs model checking on properties taken from the specification. Counterexamples generated by the model checker are used to form a test bench. The approach is validated by a case study composed of a nontrivial application running on a microprocessor. As presented, the approach enables testing both hardware and software at once.en_US
dc.identifier.citation0
dc.identifier.doi10.1109/COMPSAC.2015.198
dc.identifier.endpage432en_US
dc.identifier.isbn9781467365635
dc.identifier.issn0730-3157
dc.identifier.startpage427en_US
dc.identifier.urihttps://doi.org/10.1109/COMPSAC.2015.198
dc.identifier.urihttp://65.108.157.135:4000/handle/123456789/92
dc.identifier.wosWOS:000381598900072
dc.language.isoenen_US
dc.opencitations.citationcount0
dc.plumx.mendeleyreaders9
dc.publisherIeeeen_US
dc.relation.ispartof39th IEEE Annual International Computer Software and Applications Conference Workshops (COMPSAC) -- JUL 01-05, 2015 -- Taichung, TAIWANen_US
dc.relation.ispartofseriesProceedings International Computer Software and Applications Conference
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanıen_US
dc.rightsinfo:eu-repo/semantics/closedAccessen_US
dc.sobiad.citationcount0
dc.subject[No Keyword Available]en_US
dc.titleModel Based Testing of VHDL Programsen_US
dc.typeConference Objecten_US
dc.wos.citedbyCount0
dspace.entity.typePublication
relation.isAuthorOfPublication16066bf2-f189-4d4b-91e8-3fc6cb495163
relation.isAuthorOfPublicationc6b1de69-69eb-4c14-9a6d-ed9755d501f4
relation.isAuthorOfPublication.latestForDiscovery16066bf2-f189-4d4b-91e8-3fc6cb495163
relation.isOrgUnitOfPublicationc6842224-7566-492d-b2b4-2d51b18ef9e3
relation.isOrgUnitOfPublication.latestForDiscoveryc6842224-7566-492d-b2b4-2d51b18ef9e3

Files

Collections